



# **INA111**

# High Speed FET-Input INSTRUMENTATION AMPLIFIER

## **FEATURES**

- FET INPUT: I<sub>R</sub> = 20pA max
- HIGH SPEED:  $T_s = 4\mu s$  (G = 100, 0.01%)
- LOW OFFSET VOLTAGE: 500μV max
- LOW OFFSET VOLTAGE DRIFT: 5µV/°C max
- HIGH COMMON-MODE REJECTION: 106dB min
- 8-PIN PLASTIC DIP, SOL-16 SOIC

## **APPLICATIONS**

- MEDICAL INSTRUMENTATION
- DATA ACQUISITION

# **DESCRIPTION**

The INA111 is a high speed, FET-input instrumentation amplifier offering excellent performance.

The INA111 uses a current-feedback topology providing extended bandwidth (2MHz at G=10) and fast settling time (4 $\mu$ s to 0.01% at G=100). A single external resistor sets any gain from 1 to over 1000.

Offset voltage and drift are laser trimmed for excellent DC accuracy. The INA111's FET inputs reduce input bias current to under 20pA, simplifying input filtering and limiting circuitry.

The INA111 is available in 8-pin plastic DIP, and SOL-16 surface-mount packages, specified for the -40°C to +85°C temperature range.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# **SPECIFICATIONS**

#### **ELECTRICAL**

At  $T_A$  = +25°C,  $V_S$  = ±15V,  $R_L$  = 2k $\Omega$ , unless otherwise noted.

|                                                  |                                                             |            | INA111BP, BU               |               |          |              |                  |                    |
|--------------------------------------------------|-------------------------------------------------------------|------------|----------------------------|---------------|----------|--------------|------------------|--------------------|
| PARAMETER                                        | CONDITIONS                                                  | MIN        | TYP                        | MAX           | MIN      | TYP          | MAX              | UNITS              |
| INPUT<br>Offset Voltage, RTI                     |                                                             |            |                            |               |          |              |                  |                    |
| Initial                                          | T <sub>A</sub> = +25°C                                      |            | ±100 ± 500/G               | ±500 ± 2000/G |          | ±200 ± 500/G | ±1000 ±5000/G    | μV                 |
| vs Temperature<br>vs Power Supply                | $T_A = T_{MIN}$ to $T_{MAX}$<br>$V_S = \pm 6V$ to $\pm 18V$ |            | ±2 ± 10/G<br>2 +10/G       | ±5 ± 100/G    |          | ±2 ± 20/G    | ±10 ± 100/G<br>* | μV/°C              |
| Impedance, Differential                          | V <sub>S</sub> = ±0V 10 ±18V                                |            | 10 <sup>12</sup>    6      | 30 + 100/G    |          | *            | *                | μV/V<br>Ω    pF    |
| Common-Mode                                      |                                                             |            | 1012    3                  |               |          | *            |                  | Ω    pF            |
| Input Common-Mode Range<br>Common-Mode Rejection | $V_{DIFF} = 0V$ $V_{CM} = \pm 10V, \Delta R_S = 1k\Omega$   | ±10        | ±12                        |               | *        | *            |                  | V                  |
|                                                  | G = 1                                                       | 80         | 90                         |               | 75       | *            |                  | dB                 |
|                                                  | G = 10                                                      | 96         | 110                        |               | 90       | *            |                  | dB                 |
|                                                  | G = 100                                                     | 106        | 115                        |               | 100      | *            |                  | dB                 |
| DIAC CURRENT                                     | G = 1000                                                    | 106        | 115                        | 100           | 100      | *            | .,               | dB                 |
| BIAS CURRENT                                     |                                                             |            | ±2                         | ±20           |          | *            | *                | pA                 |
| OFFSET CURRENT                                   | C 1000 B 00                                                 |            | ±0.1                       | ±10           |          | *            | *                | pA                 |
| NOISE VOLTAGE, RTI<br>f = 100Hz                  | $G = 1000, R_S = 0\Omega$                                   |            | 13                         |               |          | *            |                  | nV/√ <del>Hz</del> |
| f = 1kHz                                         |                                                             |            | 10                         |               |          | *            |                  | nV/√Hz             |
| f = 10kHz                                        |                                                             |            | 10                         |               |          | *            |                  | nV/√Hz             |
| $f_B = 0.1Hz$ to $10Hz$                          |                                                             |            | 1                          |               |          | *            |                  | μVр-р              |
| Noise Current<br>f = 10kHz                       |                                                             |            | 0.8                        |               |          | *            |                  | fA/√Hz             |
| GAIN                                             |                                                             |            | 0.0                        |               |          | ,            |                  | ., , , , , ,       |
| Gain Equation                                    |                                                             |            | 1 + (50kΩ/R <sub>G</sub> ) |               |          | *            |                  | V/V                |
| Range of Gain                                    |                                                             | 1          |                            | 10000         | *        |              | *                | V/V                |
| Gain Error                                       | $G = 1$ , $R_L = 10k\Omega$                                 |            | ±0.01                      | ±0.02         |          | *            | 0.05             | %                  |
|                                                  | $G = 10, R_L = 10kΩ$<br>$G = 100, R_L = 10kΩ$               |            | ±0.1                       | ±0.5          |          | *            | *                | %<br>%             |
|                                                  | $G = 100, R_L = 10k\Omega$<br>$G = 1000, R_L = 10k\Omega$   |            | ±0.15<br>±0.25             | ±0.5<br>±1    |          | *            | ±0.7<br>±2       | %                  |
| Gain vs Temperature                              | G = 1                                                       |            | ±0.25                      | ±10           |          | *            | *                | ppm/°C             |
| 50kΩ Resistance <sup>(1)</sup>                   |                                                             |            | ±25                        | ±100          |          | *            | *                | ppm/°C             |
| Nonlinearity                                     | G = 1                                                       |            | ±0.0005                    | ±0.005        |          | *            | *                | % of FSR           |
| ,                                                | G = 10                                                      |            | ±0.001                     | ±0.005        |          | *            | ±0.01            | % of FSR           |
|                                                  | G = 100                                                     |            | ±0.001                     | ±0.005        |          | *            | ±0.01            | % of FSR           |
|                                                  | G = 1000                                                    |            | ±0.005                     | ±0.02         |          | *            | ±0.04            | % of FSR           |
| OUTPUT<br>Voltage                                | $I_O = 5 \text{mA}, T_{MIN} \text{ to } T_{MAX}$            | ±11        | ±12.7                      |               | *        | *            |                  | V                  |
| Load Capacitance Stability                       | 10 - SITIA, TMIN TO TMAX                                    | ±11        | 1000                       |               | <u> </u> | *            |                  | pF                 |
| Short Circuit Current                            |                                                             |            | +30/–25                    |               |          | *            |                  | mA                 |
| FREQUENCY RESPONSE                               |                                                             |            | _                          |               |          |              |                  |                    |
| Bandwidth, –3dB                                  | G = 1                                                       |            | 2                          |               |          | *            |                  | MHz                |
|                                                  | G = 10<br>G = 100                                           |            | 2<br>450                   |               |          | *            |                  | MHz<br>kHz         |
|                                                  | G = 1000<br>G = 1000                                        |            | 50                         |               |          | *            |                  | kHz                |
| Slew Rate                                        | $V_0 = \pm 10V$ , G = 2 to 100                              |            | 17                         |               |          | *            |                  | V/μs               |
| Settling Time, 0.01%                             | G = 1                                                       |            | 2                          |               |          | *            |                  | μs                 |
|                                                  | G = 10                                                      |            | 2                          |               |          | *            |                  | μs                 |
|                                                  | G = 100                                                     |            | 4                          |               |          | *            |                  | μs                 |
| Overload Recovery                                | G = 1000<br>50% Overdrive                                   |            | 30<br>1                    |               |          | *            |                  | μs<br>μs           |
| POWER SUPPLY                                     |                                                             |            |                            |               |          |              |                  | •                  |
| Voltage Range                                    |                                                             | ±6         | ±15                        | ±18           | *        | *            | *                | V                  |
| Current                                          | V <sub>IN</sub> = 0V                                        |            | ±3.3                       | ±4.5          |          | *            | *                | mA                 |
| TEMPERATURE RANGE                                |                                                             |            |                            |               |          |              |                  |                    |
|                                                  |                                                             | 40         | 1                          | 0=            | V-       |              | V-               | ۰.                 |
| Specification Operating                          |                                                             | -40<br>-40 |                            | 85<br>125     | *<br>*   |              | *<br>*           | °C<br>°C           |

 $<sup>\</sup>ensuremath{\boldsymbol{\ast}}$  Specification same as INA111BP.

NOTE: (1) Temperature coefficient of the "50k $\Omega$ " term in the gain equation.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### **PIN CONFIGURATIONS**



#### **ABSOLUTE MAXIMUM RATINGS(1)**

| Supply Voltage                    | ±18V                    |
|-----------------------------------|-------------------------|
| Input Voltage Range               | (V–) –0.7V to (V+) +15V |
| Output Short-Circuit (to ground)  | Continuous              |
| Operating Temperature             | 40°C to +125°C          |
| Storage Temperature               | 40°C to +125°C          |
| Junction Temperature              | +150°C                  |
| Lead Temperature (soldering, 10s) | +300°C                  |

NOTE: Stresses above these ratings may cause permanent damage.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**

| PRODUCT  | PACKAGE              | TEMPERATURE RANGE |
|----------|----------------------|-------------------|
| INA111AP | 8-Pin Plastic DIP    | -40°C to +85°C    |
| INA111BP | 8-Pin Plastic DIP    | -40°C to +85°C    |
| INA111AU | SOL-16 Surface-Mount | -40°C to +85°C    |
| INA111BU | SOL-16 Surface-Mount | -40°C to +85°C    |

#### **PACKAGE INFORMATION**

| PRODUCT  | PACKAGE              | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|----------|----------------------|------------------------------------------|
| INA111AP | 8-Pin Plastic DIP    | 006                                      |
| INA111BP | 8-Pin Plastic DIP    | 006                                      |
| INA111AU | 16-Pin Surface Mount | 211                                      |
| INA111BU | 16-Pin Surface Mount | 211                                      |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.



**INA111** 

# **TYPICAL PERFORMANCE CURVES**

At  $T_A = +25$ °C,  $V_S = \pm 15$ V, unless otherwise noted.















# TYPICAL PERFORMANCE CURVES (CONT)

At  $T_A = +25$ °C,  $V_S = \pm 15$ V, unless otherwise noted.













# **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A$  = +25°C,  $V_S$  = ±15V, unless otherwise noted.















### APPLICATION INFORMATION

Figure 1 shows the basic connections required for operation of the INA111. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown.

The output is referred to the output reference (Ref) terminal which is normally grounded. This must be a low-impedance connection to assure good common-mode rejection. A resistance of  $2\Omega$  in series with the Ref pin will cause a typical device with 90dB CMR to degrade to approximately 80dB CMR (G=1).

#### **SETTING THE GAIN**

Gain of the INA111 is set by connecting a single external resistor, R<sub>G</sub>:

$$G = 1 + \frac{50k\Omega}{R_G} \tag{1}$$

Commonly used gains and resistor values are shown in Figure 1.

The  $50k\Omega$  term in equation 1 comes from the sum of the two internal feedback resistors. These are on-chip metal film resistors which are laser trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications of the INA111.

The stability and temperature drift of the external gain setting resistor,  $R_{\rm G}$ , also affects gain.  $R_{\rm G}$ 's contribution to gain accuracy and drift can be directly inferred from the gain equation (1). Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance, which will contribute additional gain error (possibly an unstable gain error) in gains of approximately 100 or greater.

#### DYNAMIC PERFORMANCE

The typical performance curve "Gain vs Frequency" shows that the INA111 achieves wide bandwidth over a wide range of gain. This is due to the current-feedback topology of the INA111. Settling time also remains excellent over wide gains.



FIGURE 1. Basic Connections



The INA111 exhibits approximately 6dB rise in gain at 2MHz in unity gain. This is a result of its current-feedback topology and is not an indication of instability. Unlike an op amp with poor phase margin, the rise in response is a predictable +6dB/octave due to a response zero. A simple pole at 700kHz or lower will produce a flat passband response (see Input Filtering).

The INA111 provides excellent rejection of high frequency common-mode signals. The typical performance curve, "Common-Mode Rejection vs Frequency" shows this behavior. If the inputs are not properly balanced, however, common-mode signals can be converted to differential signals. Run the  $V_{\rm IN}^+$  and  $V_{\rm IN}^-$  connections directly adjacent each other, from the source signal all the way to the input pins. If possible use a ground plane under both input traces. Avoid running other potentially noisy lines near the inputs.

#### NOISE AND ACCURACY PERFORMANCE

The INA111's FET input circuitry provides low input bias current and high speed. It achieves lower noise and higher accuracy with high impedance sources. With source impedances of  $2k\Omega$  to  $50k\Omega$  the INA114 may provide lower offset voltage and drift. For very low source impedance ( $\leq 1k\Omega$ ), the INA103 may provide improved accuracy and lower noise.

#### **OFFSET TRIMMING**

The INA111 is laser trimmed for low offset voltage and drift. Most applications require no external offset adjustment. Figure 2 shows an optional circuit for trimming the output offset voltage. The voltage applied to Ref terminal is summed at the output. Low impedance must be maintained at this node to assure good common-mode rejection. The op amp shown maintains low output impedance at high frequency. Trim circuits with higher source impedance should be buffered with an op amp follower circuit to assure low impedance on the Ref pin.



FIGURE 2. Optional Trimming of Output Offset Voltage.

#### INPUT BIAS CURRENT RETURN PATH

The input impedance of the INA111 is extremely high—approximately  $10^{12}\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically less than 10pA. High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current if the INA111 is to operate properly. Figure 3 shows various provisions for an input bias current path. Without a bias current return path, the inputs will float to a potential which exceeds the common-mode range of the INA111 and the input amplifiers will saturate.

If the differential source resistance is low, the bias current return path can be connected to one input (see the thermocouple example in Figure 3). With higher source impedance, using two resistors provides a balanced input with possible advantages of lower input offset voltage due to bias current and better high-frequency common-mode rejection.



FIGURE 3. Providing an Input Common-Mode Current Path.

#### INPUT COMMON-MODE RANGE

The linear common-mode range of the input op amps of the INA111 is approximately  $\pm 12V$  (or 3V from the power supplies). As the output voltage increases, however, the linear input range will be limited by the output voltage swing of the input amplifiers,  $A_1$  and  $A_2$ . The common-mode range is related to the output voltage of the complete amplifier—see performance curve "Input Common-Mode Range vs Output Voltage".



A combination of common-mode and differential input voltage can cause the output of  $A_1$  or  $A_2$  to saturate. Figure 4 shows the output voltage swing of  $A_1$  and  $A_2$  expressed in terms of a common-mode and differential input voltages. For applications where input common-mode range must be maximized, limit the output voltage swing by connecting the INA111 in a lower gain (see performance curve "Input Common-Mode Voltage Range vs Output Voltage"). If necessary, add gain after the INA111 to increase the voltage swing.

Input-overload often produces an output voltage that appears normal. For example, consider an input voltage of +14V on one input and +15V on the other input will obviously exceed the linear common-mode range of both input amplifiers. Since both input amplifiers are saturated to the nearly the same output voltage limit, the difference voltage measured by the output amplifier will be near zero. The output of the INA111 will be near 0V even though both inputs are overloaded.

#### INPUT PROTECTION

Inputs of the INA111 are protected for input voltages from 0.7V below the negative supply to 15V above the positive power supply voltages. If the input current is limited to less than 1mA, clamp diodes are not required; internal junctions will clamp the input voltage to safe levels. If the input source can supply more than 1mA, use external clamp diodes as shown in Figure 5. The source current can be limited with series resistors  $R_1$  and  $R_2$  as shown. Resistor values greater than  $10k\Omega$  will contribute noise to the circuit.

A diode formed with a 2N4117A transistor as shown in Figure 5 assures low leakage. Common signal diodes such as

the 1N4148 may have leakage currents far greater than the input bias current of the INA111 and are usually sensitive to light.

#### INPUT FILTERING

The INA111's FET input allows use of an R/C input filter without creating large offsets due to input bias current. Figure 6 shows proper implementation of this input filter to preserve the INA111's excellent high frequency commonmode rejection. Mismatch of the common-mode input capacitance (C<sub>1</sub> and C<sub>2</sub>), either from stray capacitance or



FIGURE 5. Input Protection Voltage Clamp.



FIGURE 4. Voltage Swing of  $A_1$  and  $A_2$ .

mismatched values, causes a high frequency common-mode signal to be converted to a differential signal. This degrades common-mode rejection. The differential input capacitor,  $C_3$ , reduces the bandwidth and mitigates the effects of mismatch in  $C_1$  and  $C_2$ . Make  $C_3$  much larger than  $C_1$  and  $C_2$ . If properly matched,  $C_1$  and  $C_2$  also improve CMR.

# OUTPUT VOLTAGE SENSE (SOL-16 Package Only)

The surface-mount version of the INA111 has a separate output sense feedback connection (pin 12). Pin 12 must be connected, usually to the output terminal, pin 11, for proper operation. (This connection is made internally on the DIP version of the INA111.)

The output feedback connection can be used to sense the output voltage directly at the load for best accuracy. Figure 8 shows how to drive a load through series interconnection resistance. Remotely located feedback paths may cause instability. This can be generally be eliminated with a high frequency feedback path through  $C_1$ .



FIGURE 6. Input Low-Pass Filter.



FIGURE 7. Bridge Transducer Amplifier.



FIGURE 8. Remote Load and Ground Sensing.



FIGURE 9. High-Pass Input Filter.



FIGURE 10. Galvanically Isolated Instrumentation Amplifier.



 $V_{\text{IN}} \bigcirc V_{\text{IN}} \bigcirc V_{\text$ 

FIGURE 11. AC-Coupled Instrumentation Amplifier.

FIGURE 12. Voltage Controlled Current Source.



FIGURE 13. Shield Driver Circuit.



FIGURE 14. Multiplexed-Input Data Acquisition System.





24-Aug-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| INA111AP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | INA111AP             | Samples |
| INA111APG4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | INA111AP             | Samples |
| INA111AU         | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | INA111AU             | Samples |
| INA111AU/1K      | ACTIVE | SOIC         | DW                 | 16   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | INA111AU             | Samples |
| INA111AU/1KE4    | ACTIVE | SOIC         | DW                 | 16   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | INA111AU             | Samples |
| INA111AU/1KG4    | ACTIVE | SOIC         | DW                 | 16   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | INA111AU             | Samples |
| INA111AUE4       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | INA111AU             | Samples |
| INA111BP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | INA111BP             | Samples |
| INA111BU         | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA111BU             | Samples |
| INA111BUE4       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA111BU             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

24-Aug-2018

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA111AU/1K | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

| Device      | Package Type Package Drawin |    |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|-----------------------------|----|----|------|-------------|------------|-------------|
| INA111AU/1K | SOIC                        | DW | 16 | 1000 | 367.0       | 367.0      | 38.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.